2013 International Symposium on VLSI Design, Automation, and Test (VLSI-DAT 2013) Hsinchu, Taiwan April IEEE Catalog Number: ISBN:

Σχετικά έγγραφα
Journal of Central South University (Science and Technology) May Bragg TU443 A (2011)

No. 7 Modular Machine Tool & Automatic Manufacturing Technique. Jul TH166 TG659 A

CMOS Technology for Computer Architects

SMD Power chokes- SPD Series SPD series chokes For High Current Use

The optimization of EV powertrain s efficiency control strategy under dynamic operation condition

FEATURES APPLICATION PRODUCT T IDENTIFICATION PRODUCT T DIMENSION MAG.LAYERS

ΜΕΛΕΤΗ ΚΑΙ ΠΡΟΣΟΜΟΙΩΣΗ ΙΑΜΟΡΦΩΣΕΩΝ ΣΕ ΨΗΦΙΑΚΑ ΣΥΣΤΗΜΑΤΑ ΕΠΙΚΟΙΝΩΝΙΩΝ.

FENXI HUAXUE Chinese Journal of Analytical Chemistry. Savitzky-Golay. n = SG SG. Savitzky-Golay mmol /L 5700.

Οι Διδάσκοντες. Αντώνης Πασχάλης, Καθηγητής, Θεωρία. Χρήστος Κρανιώτης, ΕEΔΙΠ, Εργαστήριο

JOURNAL OF APPLIED SCIENCES Electronics and Information Engineering LDPC. LDPC. Design of LDPC Coder-Decoder Based on Cyclic Shift Matrices

3 V, 1500 MHz Si MMIC WIDEBAND AMPLIFIER

2

High Performance Voltage Controlled Amplifiers Typical and Guaranteed Specifications 50 Ω System

Study on the Strengthen Method of Masonry Structure by Steel Truss for Collapse Prevention

First Sensor Quad APD Data Sheet Part Description QA TO Order #

Research on explaining porosity in carbonate reservoir by capture cross section method

Supporting Information

Electrical Specifications at T AMB =25 C DC VOLTS (V) MAXIMUM POWER (dbm) DYNAMIC RANGE IP3 (dbm) (db) Output (1 db Comp.) at 2 f U. Typ.

555 TIMER APPLICATIONS AND VOLTAGE REGULATORS

Area Location and Recognition of Video Text Based on Depth Learning Method

Geological characteristics and genesis of Huanggoushan and Banmiaozi gold deposits in Laoling metallogenic belt of southern Jilin

2.5 GHz SILICON MMIC WIDE-BAND AMPLIFIER

Αρχιτεκτονική Σχεδίαση Ασαφούς Ελεγκτή σε VHDL και Υλοποίηση σε FPGA ΙΠΛΩΜΑΤΙΚΗ ΕΡΓΑΣΙΑ

! " # $ &,-" " (.* & -" " ( /* 0 (1 1* 0 - (* 0 #! - (#* 2 3( 4* 2 (* 2 5!! 3 ( * (7 4* 2 #8 (# * 9 : (* 9

NEC Silicon RFIC Amplifiers Low Power, Wideband & SiGe/SiGeC

PLL Synthesizer. Variable Type. Fixed Type (ROM Included)

Σχεδίαση CMOS Ψηφιακών Ολοκληρωμένων Κυκλωμάτων

CorV CVAC. CorV TU317. 1

3 V, 900 MHz Si MMIC AMPLIFIER

Rapid Raman spectra identification and determination of levofloxacin hydrochloride injection *

5V/9V/12V Output QC2.0+USB Auto Detect+USB-PD Type-C Application Report ACT4529

2009 International Conference on Machine Learning and Cybernetics (ICMLC 2009) Baoding, China July Volume 1 Pages 1-626

Preparation of superfine aluminum hydroxide by ion-exchange membrane electrolysis

2010 International Conference on Machine Learning and Cybernetics

3 V, 900 MHz LOW NOISE SI MMIC AMPLIFIER

TIME SWITCHES AND TWILIGHT SWITCHES

Input Ranges : 9-75 VDC

Μικροηλεκτρονική - VLSI

SMD Transient Voltage Suppressors

EE434 ASIC & Digital Systems Arithmetic Circuits

Analysis on construction application of lager diameter pile foundation engineering in Guangdong coastal areas

Contents 1 Introduction to Radio Systems 2 Modulation and Detection

Evaluation on precision of occurrence measurement based on theory of errors

Εισόδου Πολλαπλής Εξόδου (Multiple Input Multiple Output- MIMO) 1/12

On board adaptation of temperature of the FY-4 meteorological satellite radiation imager

FP series Anti-Bend (Soft termination) capacitor series

Studio Transmitter Link

FPGA. Variations and BTI-induced Aging Degradation on Commercial FPGAs. Shouhei ISHII and Kazutoshi KOBAYASHI, 3 FPGA JST, CREST

Technical Specifications

SPBW06 & DPBW06 series

Mesh. QoS Routing Algorithm and Performance Evaluation Based on Dynamic Programming Method in Wireless Mesh Networks

- A. A Biphenol A BPA BPA BPA LLE 5 SPE Electrospinning Kang. Packed-fiber solid-phase extraction PFSPE 1 ml

ΠΕΡΙΓΡΑΦΗ ΥΛΙΚΟΥ AVR 1. ΕΙΣΑΓΩΓΗ 1.1 ΓΕΝΙΚΗ ΔΟΜΗ 1.2 ΟΙΚΟΓΕΝΕΙΕΣ 1.3 ΤΥΠΟΙ 1.4 ΕΡΓΑΛΕΙΑ

PI5A121C SPST Wide Bandwidth Analog Switch

Ανάλυση Υβριδικού Συστήµατος Παραγωγής Ηλεκτρικής Ενέργειας που συνδυάζει ΑΠΕ και Τεχνολογίες Υδρογόνου ΙΠΛΩΜΑΤΙΚΗ ΕΡΓΑΣΙΑ


Εργαστήριο Ψηφιακών Κυκλωμάτων

J. of Math. (PRC) 6 n (nt ) + n V = 0, (1.1) n t + div. div(n T ) = n τ (T L(x) T ), (1.2) n)xx (nt ) x + nv x = J 0, (1.4) n. 6 n

Τομέας Υλικού και Αρχιτεκτονικής Υπολογιστών

2013 International Conference on Machine Learning and Cybernetics

MAX4147ESD PART 14 SO TOP VIEW. Maxim Integrated Products 1 MAX4147 EVALUATION KIT AVAILABLE ; Rev 1; 11/96 V CC V EE OUT+ IN+ R t SENSE IN-

Κεφάλαιο 1 Αφαιρετικότητα και Τεχνολογία Υπολογιστών (Computer Abstractions and Technology)

Current Sensing Chip Resistor SMDL Series Size: 0201/0402/0603/0805/1206/1010/2010/2512/1225/3720/7520. official distributor of

ΗΜΥ 210: Σχεδιασμός Ψηφιακών Συστημάτων. Συνδιαστικά Λογικά Κυκλώματα / Ολοκληρωμένα Κυκλώματα 1

Quick algorithm f or computing core attribute

ΔΙΠΛΩΜΑΤΙΚΕΣ ΕΡΓΑΣΙΕΣ

Analysis of energy consumption of telecommunications network and application of energy-saving techniques

RSDW08 & RDDW08 series

Effects of lime sulphur synthetic solution on leaching characteristic of gold concentrates

AC Main Power Power supply Universal, Single Phase, Bi-Phase or Three Phase acceptance, switching mode with PFC Operating voltage 85 V V

Research Progress on Vibration Isolation of Floating Slab Track Structure of Subway

CONTENTS. vlsi technology and design (ECE, VLSI, VLSI SYSTEM DESIGN AND VLSI & EMBEDDED SYSTEMS) THE FUTURE OF MICROELECTRONICS... 1.

3: A convolution-pooling layer in PS-CNN 1: Partially Shared Deep Neural Network 2.2 Partially Shared Convolutional Neural Network 2: A hidden layer o

Localization of Collaboration Ripples in Wireless Sensor Network

! "!##! $ %! & '% * &! & > ::: <? > 1"+ > &/< >! > ISD

ΔΙΠΛΩΜΑΤΙΚΗ ΕΡΓΑΣΙΑ. του φοιτητή του Τμήματος Ηλεκτρολόγων Μηχανικών και. Τεχνολογίας Υπολογιστών της Πολυτεχνικής Σχολής του. Πανεπιστημίου Πατρών

Multilayer Chip Inductor

Gain self-tuning of PI controller and parameter optimum for PMSM drives

Screening of Respiration-deficient Saccharomyces cerevisiae Strains with Sugar-and Thermo-tolerances

Output Power: W. Exclusively distributed by Powerstax

Harmonic analysis of armature current for high speed permanent magnet synchronous motor

ER-Tree (Extended R*-Tree)

ΣΤΟΧΟΙ ΤΟΥ ΜΑΘΗΜΑΤΟΣ ΠΕΡΙΕΧΟΜΕΝΟ

Electronic Analysis of CMOS Logic Gates

MIDI [8] MIDI. [9] Hsu [1], [2] [10] Salamon [11] [5] Song [6] Sony, Minato, Tokyo , Japan a) b)

Control Theory & Applications PID (, )

Journal of South China University of Technology Natural Science Edition. ADAMS-Matlab /Simulink . 1. f θ = v fsin γ + l rγ

«ΜΕΛΕΤΗ ΚΑΙ ΚΑΤΑΣΚΕΥΗ ΡΑΔΙΟΦΩΝΙΚΟΥ ΣΤΑΘΜΟΥ AM ΜΕ ΤΡΑΝΖΙΣΤΟΡ»

Vol. 30 No Journal of Jilin University Information Science Edition Sept. 2012

Ενσωµατωµένα Υπολογιστικά Συστήµατα (Embedded Computer Systems)

ΨΗΦΙΑΚΟ ΠΕ ΙΟΜΕΤΡΟ TRIMAX SM 2500

Ι ΑΚΤΟΡΙΚΗ ΙΑΤΡΙΒΗ. Χρήστος Αθ. Χριστοδούλου. Επιβλέπων: Καθηγητής Ιωάννης Αθ. Σταθόπουλος

2002 Journal of Software

VGS=-8V. RG=15ohm. Item Symbol Condition Limit Unit. VDS=50V, IDS1=0.9mA VDS=50V, IDS2=7.2mA

INDEX HOESUNG COIL PARTS

Study on application of spectral analysis of instantaneous power to fault diagnosis of traction motor rotor

65W PWM Output LED Driver. IDLV-65 series. File Name:IDLV-65-SPEC

Digital motor protection relays

QUICKTRONIC PROFESSIONAL QTP5

ΤΕΧΝΟΛΟΓΙΕΣ ΥΛΟΠΟΙΗΣΗΣ ΨΗΦΙΑΚΩΝ ΣΥΣΤΗΜΑΤΩΝ

Transcript:

2013 International Symposium on VLSI Design, Automation, and Test (VLSI-DAT 2013) Hsinchu, Taiwan 22-24 April 2013 IEEE Catalog Number: ISBN: CFP13847-POD 978-1-4673-4435-7

TABLE OF CONTENTS M2M: CHALLENGES AND OPPORTUNITIES... 1 Vida Ilderem INNOVATIONS IN HEALTHCARE AND SEMICONDUCTOR PROGRESS... 2 Diego Olego THE QUEST FOR A NEW DIMENSION OF SYSTEM INTEGRATION... 3 Hsien-Hsin Sean Lee CREATING OPTIONS FOR 3D-SIC TESTING... 4 Erik Jan Marinissen AREA-EFFICIENT POWER-RAIL ESD CLAMP CIRCUIT WITH SCR DEVICE EMBEDDED INTO ESD-TRANSIENT DETECTION CIRCUIT IN A 65NM CMOS PROCESS... 11 Chih-Ting Yeh, Ming-Dou Ker SENSORLESS DEAD-TIME EXPLORATION FOR DIGITALLY CONTROLLED SWITCHING CONVERTERS... 15 Bo-Ting Yeh, Chun-Hung Yang, Kai-Cheung Juang, Chien-Hung Tsai ANALYSIS AND SOLUTION TO OVERCOME EOS FAILURE INDUCED BY LATCHUP TEST IN A HIGH-VOLTAGE INTEGRATED CIRCUITS... 19 Hui-Wen Tsai, Ming-Dou Ker, Yi-Sheng Liu, Ming-Nan Chuang A HIGH EFFIECIENCY DC/DC BOOST REGULATOR WITH ADAPTIVE OFF/ON-TIME CONTROL... 23 Chen-Yu Wang, Jhih-Sian Guo, Chi-Yuan Huang, Chien-Hung Tsai THERMAL COUPLING AWARE TASK MIGRATION USING NEIGHBORING CORE SEARCH FOR MANY-CORE SYSTEMS... 27 Hitoshi Mizunuma, Yi-Chang Lu, Chia-Lin Yang A FAST AND ACCURATE INSTRUCTION-ORIENTED PROCESSOR SIMULATION APPROACH... 31 Pei-Chia Patty Lin, Evason Du, Ren-Song Tsay A CYCLE COUNT ACCURUATE TLM BUS MODELING APPROACH... 35 Mao-Lin Li, Chen-Kang Lo, Li-Chun Chen, Jen-Chieh Yeh, Ren-Song Tsay AN ENERGY-EFFICIENT HIGH-LEVEL SYNTHESIS ALGORITHM INCORPORATING INTERCONNECTION DELAYS AND DYNAMIC MULTIPLE SUPPLY VOLTAGES... 39 Shin-Ya Abe, Youhua Shi, Kimiyoshi Usami, Masao Yanagisawa, Nozomu Togawa TO 4G MOBILE COMMUNICATION AND BEYOND... 43 Jiann-Ching Guey MULTIMODE MULTIBAND POWER AMPLIFIER OPTIMIZATION FOR MOBILE APPLICATIONS... 45 James P. Young, Nick Cheng FDSOI: A DIFFERENTIATOR FOR APPLICATION PROCESSORS IN CONSUMER AND MOBILE MARKETS... 48 Laurent Le-Pailleur ULTRACMOS TECHNOLOGY FOR HIGH-PERFORMANCE SWITCH PATHS AND TUNABLE COMPONENTS... 49 Rodd Novak RF AND SIGNAL PROCESSING TECHNOLOGIES FOR 4G MOBILE NETWORKS... 50 Shingo Yamanouchi, Kazuaki Kunihiro, Shinich Hori, Masao Ikekawa TERAHERTZ ELECTRONICS: OPPORTUNITIES, CHALLENGES AND TECHNOLOGIES... 52 Thomas Lee A CASE STUDY: 3-D STACKED MEMORY SYSTEM ARCHITECTURE EXPLORATION BY ESL VIRTUAL PLATFORM... 53 Hsien-Ching Hsieh, Shr-Je Lin, Chun-Nan Liu, Jen-Chieh Yeh, Shing-Wu Tung, Ding-Ming Kwai POWER DELIVERY NETWORK DESIGN FOR WIRING AND TSV RESOURCE MINIMIZATION IN TSV-BASED 3-D ICS... 57 Shu-Han Wei, Yu-Min Lee, Chia-Tung Ho, Chih-Ting Sun, Liang-Chia Cheng GRAPH-BASED OPTIMAL REACTANT MINIMIZATION FOR SAMPLE PREPARATION ON DIGITAL MICROFLUIDIC BIOCHIPS... 61 Ting-Wei Chiang, Chia-Hung Liu, Juinn-Dar Huang AUTOMATIC ADAPTIVE MULTI-POINT MOMENT MATCHING FOR DESCRIPTOR SYSTEM MODEL ORDER REDUCTION... 65 Wenhui Zhao, Grantham K. H. Pang, Ngai Wong

TIMING-AWARE CLOCK GATING OF PULSED-LATCH CIRCUITS FOR LOW POWER DESIGN... 69 Zong-Han Yang, Tsung-Yi Ho A LAYOUT-AWARE AUTOMATIC SIZING APPROACH FOR RETARGETING ANALOG INTEGRATED CIRCUITS... 73 Yen-Lung Chen, Yi-Ching Ding, Yu-Ching Liao, Hsin-Ju Chang, Chien Nan, Jimmy Liu A VERSATILE DATA CACHE FOR TRACE BUFFER SUPPORT... 77 Chun-Hung Lai, Yun-Chung Yang, Ing-Jer Huang A DISTRIBUTED THREAD SCHEDULER FOR DYNAMIC MULTITHREADING ON THROUGHPUT PROCESSORS... 81 Ta-Kan Yen, Hsien-Kai Kuo, Bo-Cheng Charles, Charles Lai A CONFIGURABLE BUS-TRACER FOR ERROR REPRODUCTION IN POST-SILICON VALIDATION... 85 Shing-Yu Chen, Ming-Yi Hsiao, Wen-Ben Jone, Tien-Fu Chen AN EFFICIENT DEADLOCK-FREE MULTICAST ROUTING ALGORITHM FOR MESH-BASED NETWORKS-ON-CHIP... 89 Kuen-Jong Lee, Chin-Yao Chang, Hung-Yang Yang A LOW-POWER HIGH-RADIX SWITCH FABRIC BASED ON LOW-SWING SIGNALING AND PARTIALLY-ACTIVATED INPUT LINES... 93 Dogyoon Song, Jaeha Kim DESIGN OF THERMAL MANAGEMENT UNIT WITH VERTICAL THROTTLING SCHEME FOR PROACTIVE THERMAL-AWARE 3D NOC SYSTEMS... 97 Kun-Chih Chen, Shu-Yen Lin, An-Yeu Wu WHAT HAPPENS WHEN CIRCUITS GROW OLD: AGING ISSUES IN CMOS DESIGN... 101 Sachin S. Sapatnekar IMPROVING AND OPTIMIZING RELIABILITY IN FUTURE TECHNOLOGIES WITH HIGH- κ DIELECTRICS... 103 Barry P. Linder, E. Cartier, S. Krishnan, E. Wu MICROSCOPIC DEGRADATION MODELS FOR ADVANCED TECHNOLOGY... 107 Gennadi Bersuker CMOS RELIABILITY: FROM DISCRETE DEVICE DEGRADATION TO CIRCUIT AGING... 108 Tanya Nigam A SUB-GHZ MOSTLY DIGITAL IMPULSE RADIO UWB TRANSCEIVER FOR WIRELESS BODY SENSOR NETWORKS... 109 Lei Wang, Chun Huat Heng, Yong Lian ULTRASONIC TELEMETRY AND NEURAL STIMULATOR WITH FSK-PWM SIGNALING... 113 Ye-Sing Luo, Jiun-Ru Wang, Wei-Jen Huang, Je-Yu Tsai, I-Chin Wu, Yi-Fang Liao, Wan-Ting Tseng, Chen-Tung Yen EFFICIENT TECHNIQUES FOR CANCELING TRANSCEIVER NOISE... 117 Eric Chang, Frankie Liu, Philip Amberg, Jon Lexau, Ron Ho A 1V 14KFPS SMART CMOS IMAGER WITH TRACKING AND EDGE-DETECTION MODES FOR BIOMEDICAL MONITORING... 121 Chin Yin, Chih-Cheng Hsieh A 6.4 GB/S SOURCE SYNCHRONOUS RECEIVER CORE WITH VARIABLE OFFSET EQUALIZER IN 65NM CMOS... 125 Kunzhi Yu, Xuqiang Zheng, Ke Huang, Ma Xuan, Ziqiang Wang, Chun Zhang, Zhihua Wang A 4.0/7.5-GHZ DUAL-BAND LC VCO IN 0.18- μm SIGE BICMOS TECHNOLOGY... 129 Sanjeev Jain, Sheng-Lyang Jang, Miin-Horng Juang A 5.2-11.8MHZ OCTA-PHASE RELAXATION OSCILLATOR FOR 8-PSK FM-UWB TRANSCEIVER SYSTEMS... 133 Hang Lv, Bo Zhou, Dang Liu, Woogeun Rhee, Yongming Li, Zhihua Wang A 0.3 V LOW-POWER TEMPERATURE-INSENSITIVE RING OSCILLATOR IN 90 NM CMOS PROCESS... 137 Yingchieh Ho, Katherine Shu-Min Li, Sying-Jyan Wang A LOW-POWER DUAL-MODE CONTINUOUS-TIME DELTA-SIGMA MODULATOR WITH A FOLDED QUANTIZER... 141 Chen-Chien Lin, Chan-Hsiang Weng, Tsung-Hsien Lin A 3-GS/S 5-BIT FLASH ADC WITH WIDEBAND INPUT BUFFER AMPLIFIER... 145 Junya Matsuno, Masahiro Hosoya, Masanori Furuta, Tetsuro Itakura TIME-DOMAIN ANALOG-TO-DIGITAL CONVERTERS WITH DOMINO DELAY LINES... 149 Chang-Ming Lai, Yi-Chung Chen, Po-Chiun Huang A SUCCESSIVE APPROXIMATION ADC WITH RESISTOR-CAPACITOR HYBRID STRUCTURE... 153 Ting-Zi Chen, Soon-Jyh Chang, Guan-Ying Huang

DESIGN OF A PROGRAMMABLE VERTEX PROCESSOR IN OPENGL ES 2.0 MOBILE GRAPHICS PROCESSING UNITS... 157 Shen-Fu Hsiao, Po-Han Wu, Chia-Sheng Wen, Li-Yao Chen A NOVEL PROCESSOR DESIGN FLOW USING PROCESSOR DESCRIPTION LANGUAGE APPLIED TO A VECTOR COPROCESSOR... 161 Makiko Ito, Mitsuru Tomono, Yi Ge, Yoshimasa Takebe, Masahiko Toichi, Makoto Mouri, Yoshio Hirose A REAL-TIME PARALLEL SCALABLE VIDEO ENCODER FOR MULTIMEDIA STREAMING SYSTEMS... 165 Guo-An Jian, Jui-Sheng Lee, Kheng-Joo Tan, Peng-Sheng Chen, Jiun-In Guo AN INFORMATION HUB FOR IMPLANTABLE WIRELESS BRAIN MACHINE INTERFACE... 169 Chun-Yi Yeh, Hung-Chih Chiu, Hsi-Pin Ma A VIEW SCALABLE MULTI-VIEW VIDEO DECODER SYSTEM... 173 Jui-Sheng Lee, Yuan-Hsiang Miao, Cheng-An Chien, Hsiu-Cheng Chang, Jiun-In Guo REAL-TIME SALIENT OBJECT DETECTION ENGINE FOR HIGH DEFINITION VIDEOS... 177 Yu-Jie Fu, Guan-Lin Wu, Shao-Yi Chien MIMO FINGERPRINTING-BASED PARTICLE FILTER FOR MOBILE POSITIONING SYSTEMS... 181 Mu-Hsuan Chuang, Yi-Hao Lo, Bo-Yi Wu, Yuan-Hao Huang AN ONLINE RECURSIVE ICA BASED REAL-TIME MULTI-CHANNEL EEG SYSTEM ON CHIP DESIGN WITH AUTOMATIC EYE BLINK ARTIFACT REJECTION... 185 Jui-Chieh Liao, Wei-Yeh Shih, Kuan-Ju Huang, Wai-Chi Fang NOVEL TEST ANALYSIS TO IMPROVE STRUCTURAL COVERAGE A COMMERCIAL EXPERIMENT... 189 Wen Chen, Li-C. Wang, Jayanta Bhadra, Magdy S. Abadir IMPROVE SPEED PATH IDENTIFICATION WITH SUSPECT PATH EXPRESSIONS... 193 Jiun-Lang Huang, Kun-Han Tsai, Yu-Ping Liu, Ruifeng Guo, Manish Sharma, Wu-Tung Cheng AN FPGA-BASED TEST PLATFORM FOR ANALYZING DATA RETENTION TIME DISTRIBUTION OF DRAMS... 197 Chih-Sheng Hou, Jin-Fu Li, Chih-Yen Lo, Ding-Ming Kwai, Yung-Fa Chou, Cheng-Wen Wu AGING-AWARE STATISTICAL SOFT-ERROR-RATE ANALYSIS FOR NANO-SCALED CMOS DESIGNS... 201 Cosette Y. H. Lin, Ryan H.-M. Huang, Charles H.-P. Wen, Austin C.-C. Chang IN AND OUT OF THE CLOUD... 205 Ted Chang SILICON-PACKAGE-BOARD CO-DESIGN FOR THE EYE DIAGRAM PREDICTION OF A 3GBPS HDMI TRANSMITTER... 206 Chung-Ming Huang, Wei-Da Guo, Chia-Re Shen, Chih-Chung Tsai A BACKGROUND CALIBRATION TECHNIQUE FOR FULLY DYNAMIC FLASH ADCS... 209 Yun-Shiang Shu, Jui-Yuan Tsai, Ping Chen, Tien-Yu Lo, Pao-Cheng Chiu A 180 MHZ DIRECT ACCESS READ 4.6MB EMBEDDED FLASH IN 90NM TECHNOLOGY OPERATING UNDER WIDE RANGE POWER SUPPLY FROM 2.1V TO 3.6V... 213 Hung-Chang Yu, Ku-Feng Lin, Kai-Chun Lin, Yu-Der Chih, Sreedhar Natarajan MVSE: A MULTI-CORE VIDEO DECODER SYSTEM LEVEL ANALYTICS ENGINE... 217 Ding-Yun Chen, Chi-Cheng Ju, Chen-Tsai Ho, Chung-Hung Tsai DESIGN CHALLENGES FOR ANALOG & MIXED SIGNAL DESIGNS... 221 Jeong-Tyng Li CASE STUDY OF YIELD LEARNING THROUGH IN-HOUSE FLOW OF VOLUME DIAGNOSIS... 223 Pei-Ying Hsueh, Shuo-Fen Kuo, Chao-Wen Tzeng, Jih-Nung Lee, Chi-Feng Wu ARM NEXT GENERATION 64BIT PROCESSORS FOR POWER EFFICIENT COMPUTE... 227 John Goodacre MULTI-PROCESSOR DEBUG IN SOC AND PROCESSOR DESIGNS... 228 Bill Penner CROSS-LAYER DYNAMIC PREFETCHING ALLOCATION STRATEGIES FOR HIGH- PERFORMANCE MULTICORES... 229 Yin-Chi Peng, Chien-Chih Chen, Chia-Jung Chang, Tien-Fu Chen, Pen-Chung Yew WORST-CASE IR-DROP MONITORING WITH 1GHZ SAMPLING RATE... 233 Chen-Hsiang Hsu, Shi-Yu Huang, Ding-Ming Kwai, Yung-Fa Chou ULTRA-LOW-LEAKAGE POWER-RAIL ESD CLAMP CIRCUIT IN A 65-NM CMOS TECHNOLOGY... 237 Federico A. Altolaguirre, Ming-Dou Ker THE IMPLEMENTATION OF DES CIRCUIT ON VIA-PROGRAMMABLE STRUCTURED ASIC ARCHITECTURE VPEX3... 241 Ryohei Hori, Taisuke Ueoka, Taku Otani, Masaya Yoshikawa, Takeshi Fujino

A 0.5V/1.0V FAST LOCK-IN ADPLL FOR DVFS BATTERY-POWERED DEVICES... 245 Ching-Che Chung, Duo Sheng, Wei-Siang Su A LOW-POWER DELAY-RECYCLED ALL-DIGITAL DUTY-CYCLE CORRECTOR WITH UNBALANCED PROCESS VARIATIONS TOLERANCE... 249 Ching-Che Chung, Chang-Jun Li A FAST-LOCKING WIDE-RANGE ALL-DIGITAL DELAY-LOCKED LOOP WITH A STARTING SAR-BIT PREDICTION MECHANISM... 253 Chia-Yu Yao, Yung-Hsiang Ho A NOVEL ON-CHIP CURRENT-SENSING STRUCTURE FOR CURRENT-MODE DC-DC CONVERTER... 257 Hongyi Wang, Xi Hu, Quanfeng Liu, Gangdong Zhao, Dongzhe Luo A LOW- POWER DESIGN METHODOLOGY FOR SIGMA-DELTA MODULATORS WITH RELAXATION OF REQUIRED CIRCUIT SPECIFICATIONS... 261 Jia-Hua Hong, Ming-Chun Liang, Jing-Yi Wong, Shuenn-Yuh Lee A WIDEBAND PROGRAMMABLE-GAIN AMPLIFIER FOR 60GHZ APPLICATIONS IN 65NM CMOS... 265 Yi-Keng Hsieh, Hsieh-Hung Hsieh, Liang-Hung Lu ANALYSIS OF THE LEAKAGE EFFECT IN A PIPELINED ADC WITH NANOSCALE CMOS TECHNOLOGIES... 269 Chin-Yu Lin, Yen-Chuan Huang, Tai-Cheng Lee JITTER ERROR CANCELLATION TECHNIQUE IN DIGITAL DOMAIN FOR ADC... 273 Chin-Yu Lin, Tai-Cheng Lee CURRENT-MIRROR MILLER COMPENSATION: AN IMPROVED FREQUENCY COMPENSATION TECHNIQUES FOR TWO-STATE AMPLIFIERS... 277 Min Tan, Wing-Hung Ki A 55-NM, 0.86-VOLT OPERATION, 75MHZ HIGH SPEED, 96UA/MHZ LOW POWER, WIDE VOLTAGE SUPPLY RANGE 2M-BIT SPLIT-GATE EMBEDDED FLASH... 281 Caleb Y-S Cho, J. C. Wang, Lion Huang, Milo Weng, Y. F. Lin A PROCESS-SCALABLE RF TRANSMITTER USING 90 NM AND 65 NM SI CMOS... 285 Atsushi Shirane, Hiroyuki Ito, Noboru Ishihara, Kazuya Masu POWER AND AREA REDUCTION IN MULTI-STAGE ADDITION USING OPERAND SEGMENTATION... 289 Ching-Da Chan, Wei-Chang Liu, Chia-Hsiang Yang, Shyh-Jye Jou REDUCING COMPUTATION REDUNDANCY FOR HIGH-EFFICIENCY VIEW SYNTHESIS... 293 Kuan-Hung Chen A PRACTICAL NOC DESIGN FOR PARALLEL DES COMPUTATION... 297 R. Yuan, S.-J. Ruan, J. Gotze ENERGY-EFFICIENT ARCHITECTURE FOR WORD-BASED MONTGOMERY MODULAR MULTIPLICATION ALGORITHM... 301 Jheng-Hao Ye, Tsung-Wei Hung, Ming-Der Shieh A LOW-ERROR AND ROM-FREE LOGARITHMIC ARITHMETIC UNIT FOR EMBEDDED 3D GRAPHICS APPLICATIONS... 305 Tsung-Ching Lin, Shin-Kai Chen, Chih-Wei Liu HYBRID PATH-DIVERSITY-AWARE ADAPTIVE ROUTING WITH LATENCY PREDICTION MODEL IN NETWORK-ON-CHIP SYSTEMS... 309 Po-An Tsai, Yu-Hsin Kuo, En-Jui Chang, Hsien-Kai Hsin, An-Yeu Wu ENABLING INTER-DIE CO-OPTIMIZATION IN 3-D IC WITH TSVS... 313 Chang-Tzu Lin, Tsu-Wei Tseng, Yung-Fa Chou, Chia-Hsin Lee, Ding-Ming Kwai ON THE FUTILITY OF THERMAL THROUGH-SILICON-VIAS... 317 Chung-Han Chou, Nien-Yu Tsai, Hao Yu, Yiyu Shi, Jui-Hung Chien, Shih-Chieh Chang ELECTROMIGRATION- AND OBSTACLE-AVOIDING ROUTING TREE CONSTRUCTION... 323 Yun-Chih Tsai, Tai-Hung Li, Tai-Chen Chen, Chung-Wei Yeh LOW-COST TESTING OF TSVS IN 3D STACKS WITH PRE-BOND TESTABLE DIES... 327 Sying-Jyan Wang, Yu-Siao Chen, Katherine Shu-Min Li EFFICIENT TEST AND REPAIR ARCHITECTURES FOR 3D TSV-BASED RANDOM ACCESS MEMORIES... 331 Shyue-Kung Lu, Uang-Chang Lu, Seng-Wen Pong, Hao-Cheng Cheng Author Index